Zenode.ai Logo
Beta
Texas Instruments-SN74AVC16834DGVR Bus Transceivers Bus XCVR Single 18-CH 3-ST 56-Pin TVSOP T/R
Integrated Circuits (ICs)

SN74ALVC16835DGVR

Unknown
Texas Instruments

BUS XCVR SINGLE 18-CH 3-ST 56-PIN TVSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-SN74AVC16834DGVR Bus Transceivers Bus XCVR Single 18-CH 3-ST 56-Pin TVSOP T/R
Integrated Circuits (ICs)

SN74ALVC16835DGVR

Unknown
Texas Instruments

BUS XCVR SINGLE 18-CH 3-ST 56-PIN TVSOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74ALVC16835DGVR
Current - Output High, Low24 mA
Logic TypeUniversal Bus Driver
Mounting TypeSurface Mount
Number of Circuits18 Bit
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case0.173 in
Package / Case56-TFSOP
Package / Case [y]4.4 mm
Supplier Device Package56-TVSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 1.81

Description

General part information

SN74ALVC16835 Series

This 18-bit universal bus driver is designed for 1.65-V to 3.6-V VCCoperation.

Data flow from A to Y is controlled by the output-enable (OE)\ input. The device operates in the transparent mode when the latch-enable (LE) input is high. The A data is latched if the clock (CLK) input is held at a high or low logic level. If LE is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE\ is high, the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Documents

Technical documentation and resources

No documents available