
MM74HCT573WMX
ActiveLATCH, 74HCT573, D TYPE, TRI STATE, 30 NS, 7.2 MA, 20 PINS, WSOIC
Deep-Dive with AI
Search across all available documentation for this part.

MM74HCT573WMX
ActiveLATCH, 74HCT573, D TYPE, TRI STATE, 30 NS, 7.2 MA, 20 PINS, WSOIC
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | MM74HCT573WMX |
|---|---|
| Circuit [custom] | 8 |
| Circuit [custom] | 8 |
| Current - Output High, Low | 7.2 mA, 7.2 mA |
| Delay Time - Propagation | 17 ns |
| Independent Circuits | 1 |
| Logic Type | D-Type Transparent Latch |
| Mounting Type | Surface Mount |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Tri-State |
| Package / Case | 20-SOIC |
| Package / Case [y] | 0.295 in |
| Package / Case [y] | 7.5 mm |
| Supplier Device Package | 20-SOIC |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 4.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Arrow | N/A | 1 | $ 0.39 | |
| 10 | $ 0.35 | |||
| 25 | $ 0.34 | |||
| 100 | $ 0.32 | |||
| 250 | $ 0.31 | |||
| 500 | $ 0.30 | |||
| 675 | $ 0.30 | |||
| 1000 | $ 0.30 | |||
| Digikey | Bulk | 822 | $ 0.37 | |
| Newark | Each (Supplied on Full Reel) | 1000 | $ 0.44 | |
| 2000 | $ 0.40 | |||
| 4000 | $ 0.36 | |||
| 6000 | $ 0.35 | |||
| 10000 | $ 0.34 | |||
| ON Semiconductor | N/A | 1 | $ 0.34 | |
Description
General part information
MC74HCT573A Series
The MM74HCT573 octal D-type latches and MM74HCT574 octal D-type flip-flop advanced silicon-gate CMOS technology, which provides the inherent benefits of low power consumption and wide power supply range, but are LS-TTL input and output characteristic and pin-out compatible. The 3-STATE outputs are capable of driving 15 LS-TTL loads. All inputs are protected from damage due to static discharge by internal diodes to VCCand ground. When the MM74HCT573 Latch Enable input is HIGH, the Q outputs will follow the D inputs. When the Latch Enable goes LOW, data at the D inputs will be retained at the outputs until Latch Enable returns HIGH again. When a high logic level is applied to the Output Control input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements. The MM74HCT574 are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the Clock (CK) input. When a high logic level is applied to the Output Control (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements. The MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.
Documents
Technical documentation and resources