Zenode.ai Logo
Beta
56-TSSOP
Integrated Circuits (ICs)

74FCT162652ATPVCG4

Unknown
Texas Instruments

BUS XCVR DUAL 16-CH 3-ST 56-PIN SSOP TUBE

Deep-Dive with AI

Search across all available documentation for this part.

56-TSSOP
Integrated Circuits (ICs)

74FCT162652ATPVCG4

Unknown
Texas Instruments

BUS XCVR DUAL 16-CH 3-ST 56-PIN SSOP TUBE

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74FCT162652ATPVCG4
Current - Output High, Low24 mA
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output Type3-State
Package / Case0.295 in
Package / Case56-BSSOP
Package / Case7.5 mm
Supplier Device Package56-SSOP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

CY74FCT162652T Series

16-Bit Bus Transceivers and Registers with 3-State Outputs

PartVoltage - Supply [Min]Voltage - Supply [Max]Supplier Device PackageOutput TypeCurrent - Output High, LowPackage / CasePackage / CasePackage / CaseMounting TypeNumber of ElementsOperating Temperature [Max]Operating Temperature [Min]Number of Bits per Element
TSSOP (DGG)
Texas Instruments
4.5 V
5.5 V
56-TSSOP
3-State
24 mA
6.1 mm
0.24 in
56-TFSOP
Surface Mount
2
85 °C
-40 °C
8
SN74CBT16390DL
Texas Instruments
4.5 V
5.5 V
56-SSOP
3-State
24 mA
7.5 mm
0.295 in
56-BSSOP
Surface Mount
2
85 °C
-40 °C
8
56-TSSOP
Texas Instruments
4.5 V
5.5 V
56-SSOP
3-State
24 mA
7.5 mm
0.295 in
56-BSSOP
Surface Mount
2
85 °C
-40 °C
8
56-TSSOP
Texas Instruments
4.5 V
5.5 V
56-SSOP
3-State
24 mA
7.5 mm
0.295 in
56-BSSOP
Surface Mount
2
85 °C
-40 °C
8

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 180$ 3.03

Description

General part information

CY74FCT162652T Series

These 16-bit, high-speed, low-power, registered transceivers that are organized as two independent 8-bit bus transceivers with three-state D-type registers and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal storage registers. OEAB and OEBA\ control pins are provided to control the transceiver functions. SAB and SBA control pins are provided to select either real-time or stored data transfer.

Data on the A or B data bus, or both, can be stored in the internal D flip-flops by LOW-to-HIGH transitions at the appropriate clock pins (CLKAB or CLKBA), regardless of the select or enable control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA\. In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state.

This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Documents

Technical documentation and resources

No documents available