Zenode.ai Logo
Beta
Texas Instruments-BQ29312PWR Battery Management ICs Battery Protection Li-Ion/Li-Pol 0.2mA 25V 24-Pin TSSOP T/R
Integrated Circuits (ICs)

CDCVF2310PWRG4

Unknown
Texas Instruments

CLOCK FANOUT BUFFER 10-OUT 1-IN 1:10 24-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-BQ29312PWR Battery Management ICs Battery Protection Li-Ion/Li-Pol 0.2mA 25V 24-Pin TSSOP T/R
Integrated Circuits (ICs)

CDCVF2310PWRG4

Unknown
Texas Instruments

CLOCK FANOUT BUFFER 10-OUT 1-IN 1:10 24-PIN TSSOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCVF2310PWRG4
Differential - Input:OutputFalse
Frequency - Max [Max]200 MHz
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVTTL
Package / Case24-TSSOP
Package / Case0.173 in, 4.4 mm
Ratio - Input:Output [custom]1:10
Supplier Device Package24-TSSOP
TypeFanout Buffer (Distribution)
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 2.80

Description

General part information

CDCVF2310-EP Series

The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

The CDCVF2310 is characterized for operation from –55°C to 125°C.

The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

Documents

Technical documentation and resources

No documents available