Zenode.ai Logo
Beta
SOT-23-6 PKG
Integrated Circuits (ICs)

ADS7867IDBVT

Active
Texas Instruments

1-CHANNEL SINGLE ADC SAR 240KSPS 10-BIT SERIAL 6-PIN SOT-23 T/R

Deep-Dive with AI

Search across all available documentation for this part.

SOT-23-6 PKG
Integrated Circuits (ICs)

ADS7867IDBVT

Active
Texas Instruments

1-CHANNEL SINGLE ADC SAR 240KSPS 10-BIT SERIAL 6-PIN SOT-23 T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationADS7867IDBVT
ArchitectureSAR
ConfigurationS/H-ADC
Data InterfaceSPI
Input TypeSingle Ended
Mounting TypeSurface Mount
Number of A/D Converters1
Number of Bits [custom]10
Number of Inputs1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / CaseSOT-23-6
Ratio - S/H:ADC1:1
Reference TypeExternal
Sampling Rate (Per Second)240000 per second
Supplier Device PackageSOT-23-6
Voltage - Supply, Analog [Max]3.6 V
Voltage - Supply, Analog [Min]1.2 V
Voltage - Supply, Digital [Max]3.6 V
Voltage - Supply, Digital [Min]1.2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 3.00
10$ 2.70
25$ 2.55
100$ 2.21
Digi-Reel® 1$ 3.00
10$ 2.70
25$ 2.55
100$ 2.21
Tape & Reel (TR) 250$ 2.10
500$ 1.88
1250$ 1.59
2500$ 1.51
6250$ 1.45
Texas InstrumentsSMALL T&R 1$ 2.27
100$ 1.99
250$ 1.39
1000$ 1.12

Description

General part information

ADS7867 Series

The ADS7866/67/68 are low power, miniature, 12/10/8-bit A/D converters each with a unipolar, single-ended input. These devices can operate from a single 1.6 V to 3.6 V supply with a 200-KSPS throughput for ADS7866. In addition, these devices can maintain at least a 100-KSPS throughput with a supply as low as 1.2 V.

The sampling, conversion, and activation of digital output SDO are initiated on the falling edge of CS\. The serial clock SCLK is used for controlling the conversion rate and shifting data out of the converter. Furthermore, SCLK provides a mechanism to allow digital host processors to synchronize with the con- verter. These converters interface with micro-processors or DSPs through a high-speed SPI compatible serial interface. There are no pipeline delays associated with the device.

The minimum conversion time is determined by the frequency of the serial clock input, SCLK, while the maximum frequency of SCLK is determined by the minimum sampling time required to charge the input capacitance to 12/10/8-bit accuracy for the ADS7866/67/68, respectively. The maximum throughput is determined by how often a conversion is initiated when the minimum sampling time is met and the maximum SCLK frequency is used. Each device automatically powers down after each conversion, which allows each device to save power when the throughput is reduced while using the maximum SCLK frequency.