Zenode.ai Logo
Beta
NFBGA (NZA)
Integrated Circuits (ICs)

SCAN921023SLC

NRND
Texas Instruments

20 TO 66-MHZ 10-BIT SERIALIZER WITH IEEE 1149.1 TEST ACCESS

Deep-Dive with AI

Search across all available documentation for this part.

NFBGA (NZA)
Integrated Circuits (ICs)

SCAN921023SLC

NRND
Texas Instruments

20 TO 66-MHZ 10-BIT SERIALIZER WITH IEEE 1149.1 TEST ACCESS

Technical Specifications

Parameters and characteristics for this part

SpecificationSCAN921023SLC
Data Rate660 Mbps
FunctionSerializer
Input TypeLVTTL, LVCMOS
Mounting TypeSurface Mount
Number of Inputs10
Number of Outputs1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeLVDS
Package / Case49-LFBGA
Supplier Device Package49-NFBGA (7x7)
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 416$ 10.42
Texas InstrumentsJEDEC TRAY (10+1) 1$ 12.70
100$ 11.09
250$ 8.55
1000$ 7.65

Description

General part information

SCAN921023 Series

The SCAN921023 transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921224 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock. Both devices are compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture with the incorporation of the defined boundary-scan test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), Test Clock (TCK), and the optional Test Reset (TRST). IEEE 1149.1 features provide the designer or test engineer access to the backplane or cable interconnects and the ability to verify differential signal integrity to enhance their system test strategy. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

The SCAN921023 transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock ensures a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921023 output pins into TRI-STATE to achieve a high impedance state. The PLL can lock to frequencies between 20 MHz and 66 MHz.

The SCAN921023 transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921224 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock. Both devices are compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture with the incorporation of the defined boundary-scan test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), Test Clock (TCK), and the optional Test Reset (TRST). IEEE 1149.1 features provide the designer or test engineer access to the backplane or cable interconnects and the ability to verify differential signal integrity to enhance their system test strategy. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.