Zenode.ai Logo
Beta
Texas Instruments-TPS62142RGTT DC to DC Converter and Switching Regulator Chip Conv DC-DC 3V to 17V Synchronous Step Down Single-Out 3.3V 2A 16-Pin VQFN EP T/R
Integrated Circuits (ICs)

CDCLVP2102RGTT

Active
Texas Instruments

CLOCK FANOUT BUFFER 4-OUT 2-IN 1:2 16-PIN VQFN EP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-TPS62142RGTT DC to DC Converter and Switching Regulator Chip Conv DC-DC 3V to 17V Synchronous Step Down Single-Out 3.3V 2A 16-Pin VQFN EP T/R
Integrated Circuits (ICs)

CDCLVP2102RGTT

Active
Texas Instruments

CLOCK FANOUT BUFFER 4-OUT 2-IN 1:2 16-PIN VQFN EP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCLVP2102RGTT
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVCMOS, LVTTL, LVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case16-VFQFN Exposed Pad
Ratio - Input:Output [custom]2:4
Supplier Device Package16-VQFN (3x3)
TypeFanout Buffer (Distribution)
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 6.80
10$ 6.14
25$ 5.86
100$ 5.09
Digi-Reel® 1$ 6.80
10$ 6.14
25$ 5.86
100$ 5.09
Tape & Reel (TR) 250$ 5.03
Texas InstrumentsSMALL T&R 1$ 7.41
100$ 6.04
250$ 4.75
1000$ 4.03

Description

General part information

CDCLVP2102 Series

The CDCLVP2102 is a highly versatile, low additive jitter buffer that can generate four copies of LVPECL clock outputs from two LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 10 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP2102 clock buffer distributes two clock inputs (IN0, IN1) to four pairs of differential LVPECL clock outputs (OUT0, OUT3) with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP2102 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) should be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.