Zenode.ai Logo
Beta
16 TSSOP
Integrated Circuits (ICs)

74HC4017PW,118

Active
Freescale Semiconductor - NXP

COUNTER, DECADE, JOHNSON, 74HC, 83 MHZ, MAX COUNT 9, 2 V TO 6 V, 16 PINS, TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

16 TSSOP
Integrated Circuits (ICs)

74HC4017PW,118

Active
Freescale Semiconductor - NXP

COUNTER, DECADE, JOHNSON, 74HC, 83 MHZ, MAX COUNT 9, 2 V TO 6 V, 16 PINS, TSSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74HC4017PW,118
Count Rate83 MHz
DirectionUp
Logic TypeCounter, Decade
Mounting TypeSurface Mount
Number of Bits per Element10
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
ResetAsynchronous
Supplier Device Package16-TSSOP
TimingSynchronous
Trigger TypeNegative, Positive
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.63
10$ 0.45
25$ 0.40
100$ 0.35
250$ 0.33
500$ 0.31
1000$ 0.30
Digi-Reel® 1$ 0.63
10$ 0.45
25$ 0.40
100$ 0.35
250$ 0.33
500$ 0.31
1000$ 0.30
Tape & Reel (TR) 2500$ 0.25
LCSCPiece 1$ 0.52
10$ 0.41
30$ 0.36
100$ 0.30
500$ 0.28
1000$ 0.26

Description

General part information

74HC4017 Series

The 74HC4017; 74HCT4017 is a 5-stage Johnson decade counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5-9), two clock inputs (CP0 andCP1) and an overriding asynchronous master reset input (MR). The counter is advanced by either a LOW-to-HIGH transition at CP0 whileCP1 is LOW or a HIGH-to-LOW transition atCP1 while CP0 is HIGH. When cascading counters, theQ5-9 output, which is LOW while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP0 input of the next counter. A HIGH on MR resets the counter to zero (Q0 =Q5-9 = HIGH; Q1 to Q9 = LOW) independent of the clock inputs (CP0 andCP1). Automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.