Zenode.ai Logo
Beta
16 TSSOP
Integrated Circuits (ICs)

74HC595PW-Q100,118

Active
Freescale Semiconductor - NXP

SHIFT REGISTER, HC FAMILY, HIGH-SPEED CMOS, 74HC595, SERIAL TO PARALLEL, SERIAL TO SERIAL

Deep-Dive with AI

Search across all available documentation for this part.

16 TSSOP
Integrated Circuits (ICs)

74HC595PW-Q100,118

Active
Freescale Semiconductor - NXP

SHIFT REGISTER, HC FAMILY, HIGH-SPEED CMOS, 74HC595, SERIAL TO PARALLEL, SERIAL TO SERIAL

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74HC595PW-Q100,118
FunctionSerial to Parallel, Serial
GradeAutomotive
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypeTri-State
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
QualificationAEC-Q100
Supplier Device Package16-TSSOP
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.39
10$ 0.33
25$ 0.31
100$ 0.25
250$ 0.23
500$ 0.19
1000$ 0.15
Digi-Reel® 1$ 0.39
10$ 0.33
25$ 0.31
100$ 0.25
250$ 0.23
500$ 0.19
1000$ 0.15
Tape & Reel (TR) 2500$ 0.14
5000$ 0.13
12500$ 0.12
25000$ 0.11
62500$ 0.11

Description

General part information

74HC595PW-Q100 Series

The 74HC595-Q100; 74HCT595-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous resetMRinput. A LOW onMRwill reset the shift register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. Data in the storage register appears at the output whenever the output enable input (OE) is LOW. A HIGH onOEcauses the outputs to assume a high-impedance OFF-state. Operation of theOEinput does not affect the state of the registers. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.