Zenode.ai Logo
Beta
ISO5852SDWEVM-017
Development Boards, Kits, Programmers

ISO5852SDWEVM-017

Active
Texas Instruments

DEVELOPMENT INTERFACE

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
ISO5852SDWEVM-017
Development Boards, Kits, Programmers

ISO5852SDWEVM-017

Active
Texas Instruments

DEVELOPMENT INTERFACE

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationISO5852SDWEVM-017
FunctionGate Driver
Supplied ContentsBoard(s)
TypePower Management
Utilized IC / PartISO5852S

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 1$ 178.80

Description

General part information

ISO5852S-Q1 Series

The ISO5852S device is a 5.7-kV RMS, reinforced isolated gate driver for IGBTs and MOSFETs with split outputs, OUTH and OUTL, providing 2.5-A source and 5-A sink current. The input side operates from a single 2.25-V to 5.5-V supply. The output side allows for a supply range from minimum 15 V to maximum 30 V. Two complementary CMOS inputs control the output state of the gate driver. The short propagation time of 76 ns provides accurate control of the output stage.

An internal desaturation (DESAT) fault detection recognizes when the IGBT is in an overcurrent condition. Upon a DESAT detect, a mute logic immediately blocks the output of the isolator and initiates a soft-turnoff procedure which disables the OUTH pin and pulls the OUTL pin to low over a time span of 2 µs. When the OUTL pin reaches 2 V with respect to the most-negative supply potential, V EE2, the gate-driver output is pulled hard to the V EE2 potential, turning the IGBT immediately off.

When desaturation is active, a fault signal is sent across the isolation barrier, pulling the FLT output at the input side low and blocking the isolator input. Mute logic is activated through the soft-turnoff period. The FLT output condition is latched and can be reset only after the RDY pin goes high, through a low-active pulse at the RST input.

Documents

Technical documentation and resources