Zenode.ai Logo
Beta
48-TSSOP
Integrated Circuits (ICs)

SN75LVDS86ADGG

Active
Texas Instruments

IC RECEIVER 0/4 48TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

48-TSSOP
Integrated Circuits (ICs)

SN75LVDS86ADGG

Active
Texas Instruments

IC RECEIVER 0/4 48TSSOP

Technical Specifications

Parameters and characteristics for this part

SpecificationSN75LVDS86ADGG
Mounting TypeSurface Mount
Number of Drivers/Receivers [custom]0
Number of Drivers/Receivers [custom]4
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / Case48-TFSOP
Package / Case0.24 in
Package / Case [custom]6.1 mm
ProtocolLVDS
Supplier Device Package48-TSSOP
TypeReceiver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 6.16
10$ 4.19
25$ 3.69
100$ 3.12
250$ 2.84
500$ 2.81
Texas InstrumentsTUBE 1$ 4.54
100$ 3.98
250$ 2.79
1000$ 2.25

Description

General part information

SN75LVDS86A Series

The SN75LVDS86 FlatLink receiver contains three serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, '83, '84, or '85, over four balanced-pair conductors and expansion to 21 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at seven times the LVDS input clock (CLKIN) rate. The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN75LVDS86 presents valid data on the falling edge of the output clock (CLKOUT).

The SN75LVDS86 requires only four line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only possible user intervention is the use of the shutdown/clear(SHTDN)active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.