Zenode.ai Logo
Beta
Texas Instruments-BQ29312PWR Battery Management ICs Battery Protection Li-Ion/Li-Pol 0.2mA 25V 24-Pin TSSOP T/R
Integrated Circuits (ICs)

CDCF2509PWG4

Obsolete
Texas Instruments

CLOCK GENERATOR 25MHZ TO 140MHZ-IN 24-PIN TSSOP TUBE

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-BQ29312PWR Battery Management ICs Battery Protection Li-Ion/Li-Pol 0.2mA 25V 24-Pin TSSOP T/R
Integrated Circuits (ICs)

CDCF2509PWG4

Obsolete
Texas Instruments

CLOCK GENERATOR 25MHZ TO 140MHZ-IN 24-PIN TSSOP TUBE

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCF2509PWG4
Differential - Input:OutputFalse
Frequency - Max [Max]140 MHz
InputClock
Main PurposeMemory, DRAM DIMM
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]0 °C
OutputClock
Package / Case24-TSSOP
Package / Case0.173 in, 4.4 mm
PLLTrue
Ratio - Input:Output1:9
Supplier Device Package24-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

CDCF2509 Series

The CDCF2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCF2509 operates at 3.3 V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Documents

Technical documentation and resources

No documents available