
SN74F374DBR
ActiveOCTAL D-TYPE EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
Deep-Dive with AI
Search across all available documentation for this part.

SN74F374DBR
ActiveOCTAL D-TYPE EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74F374DBR |
|---|---|
| Clock Frequency | 100 MHz |
| Current - Output High, Low [custom] | 3 mA |
| Current - Output High, Low [custom] | 24 mA |
| Function | Standard |
| Max Propagation Delay @ V, Max CL | 8.5 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 70 °C |
| Operating Temperature [Min] | 0 °C |
| Output Type | Tri-State, Non-Inverted |
| Package / Case | 20-SSOP |
| Supplier Device Package | 20-SSOP |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 4.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 1.21 | |
| 10 | $ 1.08 | |||
| 25 | $ 1.03 | |||
| 100 | $ 0.85 | |||
| 250 | $ 0.79 | |||
| 500 | $ 0.70 | |||
| 1000 | $ 0.55 | |||
| Digi-Reel® | 1 | $ 1.21 | ||
| 10 | $ 1.08 | |||
| 25 | $ 1.03 | |||
| 100 | $ 0.85 | |||
| 250 | $ 0.79 | |||
| 500 | $ 0.70 | |||
| 1000 | $ 0.55 | |||
| Tape & Reel (TR) | 2000 | $ 0.51 | ||
| 6000 | $ 0.49 | |||
| 10000 | $ 0.47 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.99 | |
| 100 | $ 0.76 | |||
| 250 | $ 0.56 | |||
| 1000 | $ 0.40 | |||
Description
General part information
SN74F374 Series
These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight flip-flops of the ´F374 are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs.
A buffered output enable () input can be used to place the eight outputs in either a normal logic state (high or low) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
Documents
Technical documentation and resources