Zenode.ai Logo
Beta
48-pin (RGZ) package image
Integrated Circuits (ICs)

CDCLVP1216RGZT

Active
Texas Instruments

LOW JITTER, 2-INPUT SELECTABLE 1:16 UNIVERSAL-TO-LVPECL BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

48-pin (RGZ) package image
Integrated Circuits (ICs)

CDCLVP1216RGZT

Active
Texas Instruments

LOW JITTER, 2-INPUT SELECTABLE 1:16 UNIVERSAL-TO-LVPECL BUFFER

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCLVP1216RGZT
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVCMOS, LVTTL, LVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case48-VFQFN Exposed Pad
Ratio - Input:Output [custom]16
Ratio - Input:Output [custom]2
Supplier Device Package48-VQFN (7x7)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 19.99
10$ 18.37
25$ 17.61
100$ 15.52
Digi-Reel® 1$ 19.99
10$ 18.37
25$ 17.61
100$ 15.52
Tape & Reel (TR) 250$ 14.75
500$ 13.80
Texas InstrumentsSMALL T&R 1$ 15.65
100$ 13.67
250$ 10.54
1000$ 9.43

Description

General part information

CDCLVP1216 Series

The CDCLVP1216 is a highly versatile, low additive jitter buffer that can generate 16 copies of LVPECL clock outputs from one of two selectable LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. The CDCLVP1216 features an on-chip multiplexer (MUX) for selecting one of two inputs that can be easily configured solely through a control pin. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 30 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP1216 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to 16 pairs of differential LVPECL clock outputs (OUT0, OUT15) with minimum skew for clock distribution. The CDCLVP1216 can accept two clock sources into an input multiplexer. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP1216 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) should be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.