
CD74AC109M96
ActiveDUAL POSITIVE-EDGE-TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET
Deep-Dive with AI
Search across all available documentation for this part.

CD74AC109M96
ActiveDUAL POSITIVE-EDGE-TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CD74AC109M96 |
|---|---|
| Clock Frequency | 100 MHz |
| Current - Output High, Low | 24 mA |
| Current - Quiescent (Iq) | 4 çA |
| Function | Reset, Set(Preset) |
| Input Capacitance | 10 pF |
| Max Propagation Delay @ V, Max CL | 10.3 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 1 |
| Number of Elements | 2 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -55 °C |
| Output Type | Complementary |
| Package / Case | 16-SOIC |
| Package / Case [x] | 0.154 in |
| Package / Case [y] | 3.9 mm |
| Supplier Device Package | 16-SOIC |
| Trigger Type | Positive Edge |
| Type | JK Type |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 1.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 1.07 | |
| 10 | $ 0.67 | |||
| 25 | $ 0.56 | |||
| 100 | $ 0.44 | |||
| 250 | $ 0.38 | |||
| 500 | $ 0.34 | |||
| 1000 | $ 0.31 | |||
| Digi-Reel® | 1 | $ 1.07 | ||
| 10 | $ 0.67 | |||
| 25 | $ 0.56 | |||
| 100 | $ 0.44 | |||
| 250 | $ 0.38 | |||
| 500 | $ 0.34 | |||
| 1000 | $ 0.31 | |||
| Tape & Reel (TR) | 2500 | $ 0.24 | ||
| 5000 | $ 0.23 | |||
| 12500 | $ 0.22 | |||
| 25000 | $ 0.21 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.53 | |
| 100 | $ 0.36 | |||
| 250 | $ 0.28 | |||
| 1000 | $ 0.18 | |||
Description
General part information
CD74AC109 Series
The CD74AC109-Q1 device contains two independent J-K positive edge triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs that meets the setup-time requirements is transferred to the outputs on the positive-going edge of the clock (CLK) pulse. The device is qualified for automotive applications.
The CD74AC109-Q1 device contains two independent J-K positive edge triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs that meets the setup-time requirements is transferred to the outputs on the positive-going edge of the clock (CLK) pulse. The device is qualified for automotive applications.
Documents
Technical documentation and resources