Zenode.ai Logo
Beta
SOIC (D)
Integrated Circuits (ICs)

CD74ACT109M96

Active
Texas Instruments

FLIP FLOP JK# -TYPE POS-EDGE PUSH-PULL 2-ELEMENT 16-PIN SOIC T/R

Deep-Dive with AI

Search across all available documentation for this part.

SOIC (D)
Integrated Circuits (ICs)

CD74ACT109M96

Active
Texas Instruments

FLIP FLOP JK# -TYPE POS-EDGE PUSH-PULL 2-ELEMENT 16-PIN SOIC T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD74ACT109M96
Clock Frequency100 MHz
Current - Output High, Low24 mA
Current - Quiescent (Iq)4 çA
FunctionReset, Set(Preset)
Input Capacitance10 pF
Max Propagation Delay @ V, Max CL10.3 ns
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeComplementary
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Supplier Device Package16-SOIC
Trigger TypePositive Edge
TypeJK Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.94
10$ 0.84
25$ 0.79
100$ 0.65
250$ 0.61
500$ 0.54
1000$ 0.43
Digi-Reel® 1$ 0.94
10$ 0.84
25$ 0.79
100$ 0.65
250$ 0.61
500$ 0.54
1000$ 0.43
Tape & Reel (TR) 2500$ 0.40
5000$ 0.38
12500$ 0.36
25000$ 0.35
Texas InstrumentsLARGE T&R 1$ 0.76
100$ 0.59
250$ 0.43
1000$ 0.31

Description

General part information

CD74ACT109 Series

The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.

The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.

Documents

Technical documentation and resources