Zenode.ai Logo
Beta
NATNSCLF13508D
Integrated Circuits (ICs)

8101602EA

Active
Texas Instruments

CD4029B-MIL CMOS PRESETTABLE UP/

Deep-Dive with AI

Search across all available documentation for this part.

NATNSCLF13508D
Integrated Circuits (ICs)

8101602EA

Active
Texas Instruments

CD4029B-MIL CMOS PRESETTABLE UP/

Technical Specifications

Parameters and characteristics for this part

Specification8101602EA
Count Rate11 MHz
DirectionUp, Down
Logic TypeBinary Counter, Decade
Mounting TypeThrough Hole
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case7.62 mm, 0.3 in
Package / Case16-CDIP
ResetAsynchronous
Supplier Device Package16-CDIP
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 16$ 19.90
Texas InstrumentsTUBE 1$ 26.30
100$ 22.97
250$ 17.71
1000$ 15.84

Description

General part information

CD4029B-MIL Series

CD4029B consists of a four-stage binary or BCD-decade up/down counter with provisions for look-ahead carry in both counting modes. The inputs consist of a single CLOCK, CARRY-IN\ (CLOCK ENABLE\), BINARY/DECADE, UP/DOWN, PRESET ENABLE, and four individual JAN signals, Q1, Q2, Q3, Q4 and a CARRY OUT\ signal are provided as outputs.

A high PRESET ENABLE signal allows information on the JAM INPUTS to preset the counter to any state asynchronously with the clock. A low on each JAM line, when the PRESET-ENABLE signal is high, resets the counter to its zero count. The counter is advanced one count at the positive transition of the clock when the CARRY-IN\ and PRESET ENALBE signals are low. Advancement is inhibited when the CARRY-IN\ or PRESET ENABLE signals are high. The CARRY-OUT\ signal is normally high and goes low when the counter reaches its maximum count in the UP mode or the minimum count in the DOWN mode provided the CARRY-IN\ signal is low. The CARRY-IN\ signal in the low state can thus be considered a CLOCK ENABLE\. The CARRY-IN\ terminal must be connected to VSSwhen not in use.

Binary counting is accomplished when the BINARY/DECADE input is high; the counter counts in the decade mode when the BINARY/DECADE input is low. The counter counts up when the UP/DOWN input is high, and down when the UP/DOWN input is low. Multiple packages can be connected in either a parallel-clocking or a ripple-clocking arrangement as shown in Fig. 17.