Zenode.ai Logo
Beta
Texas Instruments-DS32ELX0421SQE/NOPB LVDS LVDS Serializer 3125Mbps 48-Pin WQFN EP T/R
Integrated Circuits (ICs)

DS90UR908QSQ/NOPB

Active
Texas Instruments

LVDS CONVERTER 1820MBPS 0.6V 48-PIN WQFN EP T/R AUTOMOTIVE AEC-Q100

Texas Instruments-DS32ELX0421SQE/NOPB LVDS LVDS Serializer 3125Mbps 48-Pin WQFN EP T/R
Integrated Circuits (ICs)

DS90UR908QSQ/NOPB

Active
Texas Instruments

LVDS CONVERTER 1820MBPS 0.6V 48-PIN WQFN EP T/R AUTOMOTIVE AEC-Q100

Technical Specifications

Parameters and characteristics for this part

SpecificationDS90UR908QSQ/NOPB
Data Rate1.82 Gbps
FunctionDeserializer
GradeAutomotive
Input TypeFPD-Link II, LVDS
Mounting TypeSurface Mount
Number of Inputs1
Number of Outputs5
Operating Temperature [Max]105 °C
Operating Temperature [Min]-40 °C
Output TypeLVDS, FPD-Link
Package / Case48-WFQFN Exposed Pad
QualificationAEC-Q100
Supplier Device Package48-WQFN (7x7)
Voltage - Supply [Max]3.6 V, 1.89 V
Voltage - Supply [Min]3 V, 1.71 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 1000$ 7.89
Texas InstrumentsSMALL T&R 1$ 9.75
100$ 8.52
250$ 6.57
1000$ 5.88

Description

General part information

DS90UR908Q-Q1 Series

The DS90UR908Q converts FPD-Link II to FPD Link. It translates a high-speed serialized interface with an embedded clock over a single pair (FPD-Link II) to four LVDS data/control streams and one LVDS clock pair (FPD-Link). This serial bus scheme greatly eases system design by eliminating skew problems between clock and data, reduces the number of connector pins, reduces the interconnect size, weight, and cost, and overall eases PCB layout. In addition, internal DC balanced decoding is used to support AC-coupled interconnects.

The DS90UR908Q converter recovers the data (RGB) and control signals and extracts the clock from a serial stream (FPD-Link II). It is able to lock to the incoming data stream without the use of a training sequence or special SYNC patterns and does not require a reference clock. A link status (LOCK) output signal is provided.

Adjustable input equalization of the serial input stream provides compensation for transmission medium losses of the cable and reduces the medium-induced deterministic jitter. EMI is minimized by the use of low voltage differential signaling, output voltage level select feature, and additional output spread spectrum generation.