
DS90UR908QSQ/NOPB
ActiveLVDS CONVERTER 1820MBPS 0.6V 48-PIN WQFN EP T/R AUTOMOTIVE AEC-Q100
Deep-Dive with AI
Search across all available documentation for this part.

DS90UR908QSQ/NOPB
ActiveLVDS CONVERTER 1820MBPS 0.6V 48-PIN WQFN EP T/R AUTOMOTIVE AEC-Q100
Technical Specifications
Parameters and characteristics for this part
| Specification | DS90UR908QSQ/NOPB |
|---|---|
| Data Rate | 1.82 Gbps |
| Function | Deserializer |
| Grade | Automotive |
| Input Type | FPD-Link II, LVDS |
| Mounting Type | Surface Mount |
| Number of Inputs | 1 |
| Number of Outputs | 5 |
| Operating Temperature [Max] | 105 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | LVDS, FPD-Link |
| Package / Case | 48-WFQFN Exposed Pad |
| Qualification | AEC-Q100 |
| Supplier Device Package | 48-WQFN (7x7) |
| Voltage - Supply [Max] | 3.6 V, 1.89 V |
| Voltage - Supply [Min] | 3 V, 1.71 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tape & Reel (TR) | 1000 | $ 7.89 | |
| Texas Instruments | SMALL T&R | 1 | $ 9.75 | |
| 100 | $ 8.52 | |||
| 250 | $ 6.57 | |||
| 1000 | $ 5.88 | |||
Description
General part information
DS90UR908Q-Q1 Series
The DS90UR908Q converts FPD-Link II to FPD Link. It translates a high-speed serialized interface with an embedded clock over a single pair (FPD-Link II) to four LVDS data/control streams and one LVDS clock pair (FPD-Link). This serial bus scheme greatly eases system design by eliminating skew problems between clock and data, reduces the number of connector pins, reduces the interconnect size, weight, and cost, and overall eases PCB layout. In addition, internal DC balanced decoding is used to support AC-coupled interconnects.
The DS90UR908Q converter recovers the data (RGB) and control signals and extracts the clock from a serial stream (FPD-Link II). It is able to lock to the incoming data stream without the use of a training sequence or special SYNC patterns and does not require a reference clock. A link status (LOCK) output signal is provided.
Adjustable input equalization of the serial input stream provides compensation for transmission medium losses of the cable and reduces the medium-induced deterministic jitter. EMI is minimized by the use of low voltage differential signaling, output voltage level select feature, and additional output spread spectrum generation.
Documents
Technical documentation and resources