Zenode.ai Logo
Beta
ADC3442EVM
Development Boards, Kits, Programmers

ADC3442EVM

Obsolete
Texas Instruments

ADC3442 ADC EVALUATION BOARD 50MSPS

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
ADC3442EVM
Development Boards, Kits, Programmers

ADC3442EVM

Obsolete
Texas Instruments

ADC3442 ADC EVALUATION BOARD 50MSPS

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationADC3442EVM
Data InterfaceLVDS - Serial
Input Range2 Vpp
Number of A/D Converters4
Number of Bits14
Power (Typ) @ Conditions228 mW
Sampling Rate (Per Second)50 M
Supplied ContentsBoard(s)
Utilized IC / PartADC3442

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBox 1$ 358.80
LCSCN/A 1$ 0.00

Description

General part information

ADC3442 Series

The ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.

The ADC344x family supports serial low-voltage differential signaling (LVDS) to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are transmitted as LVDS outputs.

The ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.

Documents

Technical documentation and resources