Zenode.ai Logo
Beta
32-LQFP
Integrated Circuits (ICs)

MC100EP210SFAG

Active
ON Semiconductor

CLOCK DRIVER, 1GHZ, 5 OUTPUTS, 2.375V TO 2.625V SUPPLY, LVDS OUTPUT, LQFP-32

Deep-Dive with AI

Search across all available documentation for this part.

32-LQFP
Integrated Circuits (ICs)

MC100EP210SFAG

Active
ON Semiconductor

CLOCK DRIVER, 1GHZ, 5 OUTPUTS, 2.375V TO 2.625V SUPPLY, LVDS OUTPUT, LQFP-32

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationMC100EP210SFAG
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]1 GHz
InputLVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS
Package / Case32-LQFP
Ratio - Input:Output1:5
Supplier Device Package32-LQFP (7x7)
TypeFanout Buffer (Distribution)
Voltage - Supply [Max]2.625 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 1$ 21.44
10$ 19.78
25$ 18.89
80$ 16.89
250$ 16.11
500$ 15.33
NewarkEach 250$ 15.44

Description

General part information

MC100LVEP210 Series

The MC100LVEL39 is a low skew 2/4, 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL39s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the 2/4 and the 4/6 outputs of a single device.The VBBpin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBBas a switching reference voltage. VBBmay also rebias AC coupled inputs. When used, decouple VBBand VCCvia a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBBshould be left open.