
SN65LV1224BDBRG4
UnknownLVDS DESERIALIZER 660MBPS 0.45V 28-PIN SSOP T/R
Deep-Dive with AI
Search across all available documentation for this part.

SN65LV1224BDBRG4
UnknownLVDS DESERIALIZER 660MBPS 0.45V 28-PIN SSOP T/R
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN65LV1224BDBRG4 |
|---|---|
| Data Rate | 660 Mbps |
| Function | Deserializer |
| Input Type | LVDS |
| Mounting Type | Surface Mount |
| Number of Inputs | 1 |
| Number of Outputs | 10 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | LVTTL |
| Package / Case | 28-SSOP |
| Package / Case [custom] | 0.209 in |
| Package / Case [custom] | 5.3 mm |
| Supplier Device Package | 28-SSOP |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tape & Reel (TR) | 2000 | $ 4.81 | |
Description
General part information
SN65LV1224B Series
The SN65LV1023A serializer and SN65LV1224B deserializer comprise a 10-bit serdes chipset designed to transmit and receive serial data over LVDS differential backplanes at equivalent parallel word rates from 10 MHz to 66 MHz. Including overhead, this translates into a serial data rate between 120-Mbps and 792-Mbps payload encoded throughput.
Upon power up, the chipset link can be initialized via a synchronization mode with internally generated SYNC patterns or the deserializer can be allowed to synchronize to random data. By using the synchronization mode, the deserializer establishes lock within specified, shorter time parameters.
The device can be entered into a power-down state when no data transfer is required. Alternatively, a mode is available to place the output pins in the high-impedance state without losing PLL lock.
Documents
Technical documentation and resources
No documents available