Zenode.ai Logo
Beta
MC14017BDR2
Integrated Circuits (ICs)

MC14076BDR2G

Active
ON Semiconductor

FLIP FLOP D-TYPE BUS INTERFACE POS-EDGE 3-ST 1-ELEMENT 16-PIN SOIC T/R

Deep-Dive with AI

Search across all available documentation for this part.

MC14017BDR2
Integrated Circuits (ICs)

MC14076BDR2G

Active
ON Semiconductor

FLIP FLOP D-TYPE BUS INTERFACE POS-EDGE 3-ST 1-ELEMENT 16-PIN SOIC T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationMC14076BDR2G
Clock Frequency12 MHz
Current - Output High, Low [custom]8.8 mA
Current - Output High, Low [custom]8.8 mA
Current - Quiescent (Iq)20 çA
Input Capacitance5 pF
Max Propagation Delay @ V, Max CL180 ns
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeTri-State, Non-Inverted
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Supplier Device Package16-SOIC
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
ArrowN/A 2500$ 0.26
DigikeyCut Tape (CT) 1$ 0.63
10$ 0.45
25$ 0.40
100$ 0.35
250$ 0.33
500$ 0.31
1000$ 0.31
Digi-Reel® 1$ 0.63
10$ 0.45
25$ 0.40
100$ 0.35
250$ 0.33
500$ 0.31
1000$ 0.31
Tape & Reel (TR) 2500$ 0.30
5000$ 0.28
7500$ 0.26
12500$ 0.25
17500$ 0.25
NewarkEach (Supplied on Full Reel) 1$ 0.34
3000$ 0.34
6000$ 0.31
12000$ 0.29
18000$ 0.27
30000$ 0.26
ON SemiconductorN/A 1$ 0.27

Description

General part information

MC14076B Series

The MC14076B 4-Bit Register consists of four D-type flip-flops operating synchronously from a common clock. OR gated output-disable inputs force the outputs into a high-impedance state for use in bus organized systems. OR gated data-disable inputs cause the Q outputs to be fed back to the D inputs of the flip-flops. Thus they are inhibited from changing state while the clocking process remains undisturbed. An asynchronous master root is provided to clear all four flip-flops simultaneously independent of the clock or disable inputs.