Zenode.ai Logo
Beta
48-LQFP
Integrated Circuits (ICs)

8731CY-01LF

Obsolete
Renesas Electronics Corporation

LOW SKEW, 1-TO-11 DIFFERENTIAL-TO-3.3V LVPECL CLOCK MULTIPLIER / ZERO DELAY BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
48-LQFP
Integrated Circuits (ICs)

8731CY-01LF

Obsolete
Renesas Electronics Corporation

LOW SKEW, 1-TO-11 DIFFERENTIAL-TO-3.3V LVPECL CLOCK MULTIPLIER / ZERO DELAY BUFFER

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification8731CY-01LF
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
InputHCSL, LVPECL, SSTL, LVDS, LVHSTL
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
OutputLVPECL
Package / Case48-LQFP
PLLYes with Bypass
Ratio - Input:Output [custom]1:11
Supplier Device Package48-TQFP (7x7)
TypeZero Delay Buffer, Clock Multiplier
Voltage - Supply [Max]3.465 V
Voltage - Supply [Min]3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

8731-01 Series

The 8731-01 is a low voltage, low skew, 1-to-11 Differential-to-3.3V LVPECL Clock Multiplier/Zero Delay Buffer. With output frequencies up to 700MHz the 8731-01 is targeted at high performance clock applications. Along with a fully integrated PLL the 8731- 01 contains frequency configurable, differential outputs and external feedback inputs for multiplying clock frequencies and regenerating clocks with "zero delay". Frequency multiplication is achieved by utilizing the separate feedback and clock output dividers. The value of the multiplier is determined by the ratio of the feedback divider, M, to the output divider,N. For multiplier values greater than 1, M must be greater than N. For multiplier values less than 1,M must be less than N. The zero delay mode is achieved with M and N at equal values. The divide values of the clock and feedback outputs are controlled by the DIV_SEL0:2 and FB_SEL0:1 inputs, respectively. The 8731-01 accepts any differential signal and translates it to differential 3.3V LVPECL output levels.

Documents

Technical documentation and resources