Zenode.ai Logo
Beta
64-LQFP
Integrated Circuits (ICs)

813076CYILF

Obsolete
Renesas Electronics Corporation

FREQUENCY GENERATOR/JITTER ATTENUATION DEVICE FOR WIRELESS INFRASTRUCTURE APPLICATIONS

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
64-LQFP
Integrated Circuits (ICs)

813076CYILF

Obsolete
Renesas Electronics Corporation

FREQUENCY GENERATOR/JITTER ATTENUATION DEVICE FOR WIRELESS INFRASTRUCTURE APPLICATIONS

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification813076CYILF
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]614.4 MHz
InputLVDS, LVHSTL, Crystal, SSTL, HCSL, LVPECL
Main PurposeWireless Infrastructure Application
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case64-TQFP Exposed Pad
PLLTrue
Ratio - Input:Output [custom]3:9
Supplier Device Package64-TQFP-EP (10x10)
Voltage - Supply [Max]3.465 V
Voltage - Supply [Min]3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

813076I Series

The 813076I is a member of the family of high performance clock solutions from IDT. The 813076I a PLL based synchronous clock solution that is optimized for wireless infrastructure equipment where frequency translation and jitter attenuation is needed.

The device contains two internal PLL stages that are cascaded in series. The first PLL stage attenuates the reference clock jitter by using an internal or external VCXO circuit. The internal VCXO requires the connection of an external inexpensive pullable crystal (XTAL) to the 813076I. This first PLL stage (VCXO PLL) uses external passive loop filter components which are used to optimize the PLL loop bandwidth and damping characteristics for the given application. The output of the first stage VCXO PLL is a stable and jitter-tolerant reference input for the second PLL stage of 30.72MHz. The second PLL stage provides frequency translation by multiplying the output of the first stage up to 614.4MHz. The low phase noise characteristics of the clock signal is maintained by the internal FemtoClock® PLL, which requires no external components or configuration. Two independently configurable frequency dividers translate the 491.52MHz or 614.4MHz internal VCO signal to the desired output frequencies. All frequency translation ratios are set by device configuration pins. Alternative to the clock frequency multiplication functionality, the 813076I can work as a VCXO. Enabling the VCXO mode allows the output frequency of 614.4MHz/N or 491.52MHz/N to be pulled by the input voltage of the VC pin.

Documents

Technical documentation and resources