
LMH0341SQE/NOPB
Active3G HD/SD DVB-ASI SDI DESERIALZIER WITH LOOPTHROUGH AND LVDS INTERFACE
Deep-Dive with AI
Search across all available documentation for this part.

LMH0341SQE/NOPB
Active3G HD/SD DVB-ASI SDI DESERIALZIER WITH LOOPTHROUGH AND LVDS INTERFACE
Technical Specifications
Parameters and characteristics for this part
| Specification | LMH0341SQE/NOPB |
|---|---|
| Applications | Video Equipment |
| Interface | SMBus |
| Mounting Type | Surface Mount |
| Package / Case | 48-WFQFN Exposed Pad |
| Supplier Device Package | 48-WQFN (7x7) |
| Voltage - Supply | 2.5 V, 3.3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Arrow | N/A | 1 | $ 35.20 | |
| 5 | $ 31.20 | |||
| 10 | $ 28.70 | |||
| 25 | $ 28.00 | |||
| Digikey | Cut Tape (CT) | 1 | $ 37.50 | |
| 10 | $ 28.40 | |||
| 25 | $ 26.07 | |||
| 100 | $ 23.48 | |||
| Digi-Reel® | 1 | $ 37.50 | ||
| 10 | $ 28.40 | |||
| 25 | $ 26.07 | |||
| 100 | $ 23.48 | |||
| Tape & Reel (TR) | 250 | $ 22.91 | ||
| Newark | Each (Supplied on Cut Tape) | 1 | $ 41.25 | |
| 10 | $ 39.76 | |||
| 25 | $ 38.44 | |||
| 50 | $ 37.47 | |||
| 100 | $ 36.20 | |||
| 250 | $ 35.59 | |||
| 500 | $ 35.13 | |||
| Texas Instruments | SMALL T&R | 1 | $ 28.04 | |
| 100 | $ 24.92 | |||
| 250 | $ 20.49 | |||
| 1000 | $ 18.32 | |||
Description
General part information
LMH0341 Series
The LMH0341/0041/0071/0051 SDI Deserializers are part of TI’s family of FPGA-Attach SER/DES products supporting 5-bit LVDS interfaces with FPGAs. When paired with a host FPGA the LMH0341 automatically detects the incoming data rate and decodes the raw 5-bit data words compliant to any of the following standards: DVB-ASI, SMPTE 259M, SMPTE 292M, or SMPTE 424M. See for details on which Standards are supported per device.
The interface between the LMH0341 and the host FPGA consists of a 5-bit wide LVDS bus, an LVDS clock and an SMBus interface. No external VCOs or clocks are required. The LMH0341 CDR detects the frequency from the incoming data stream, generates a clean clock and transmits both clock and data to the host FPGA. The LMH0341, LMH0041 and LMH0071 include a serial reclocked loopthrough with integrated SMPTE compliant cable driver. Refer to for a complete listing of single channel deserializers offered in this family.
The FPGA-Attach SER/DES product family is supported by a suite of IP which allows the design engineer to quickly develop video applications using the SER/DES products. The product is packaged in a physically small 48 pin WQFN package.
Documents
Technical documentation and resources