Zenode.ai Logo
Beta
No image
Development Boards, Kits, Programmers

NB3L202KMNGEVB

Active
ON Semiconductor

EVAL BOARD FOR NB3L202KMNG

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
Development Boards, Kits, Programmers

NB3L202KMNGEVB

Active
ON Semiconductor

EVAL BOARD FOR NB3L202KMNG

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationNB3L202KMNGEVB
FunctionClock Buffer
Supplied ContentsBoard(s)
TypeTiming
Utilized IC / PartNB3L202K

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBox 1$ 300.00
NewarkEach 1$ 357.50
5$ 352.50
10$ 347.50
25$ 327.50

Description

General part information

NB3L202K Series

The NB3L202K is a differential 1:2 Clock fanout buffer withHigh−speed Current Steering Logic (HCSL) outputs. Inputs candirectly accept differential LVPECL, LVDS, and HCSL signals.Single−ended LVPECL, HCSL, LVCMOS, or LVTTL levels areaccepted with a proper external Vth reference supply per Figures 4and 6. The input signal will be translated to HCSL and provides twoidentical copies operating up to 350 MHz.The NB3L202K is optimized for ultra−low phase noise, propagationdelay variation and low output–to–output skew, and is DB200Hcompliant. As such, system designers can take advantage of theNB3L202K’s performance to distribute low skew clocks across thebackplane or the motherboard making it ideal for Clock and Datadistribution applications such as PCI Express, FBDIMM, Networking,Mobile Computing, Gigabit Ethernet, etc.Output drive current is set by connecting a 475  resistor fromIREF (Pin 10) to GND per Figure 11. Outputs can also interface toLVDS receivers when terminated per Figure 12.

Documents

Technical documentation and resources