Zenode.ai Logo
Beta
56-VQFN-Exposed-Pad-RTQ
Integrated Circuits (ICs)

ADC3424IRTQR

Active
Texas Instruments

4-CHANNEL QUAD ADC PIPELINED 125MSPS 12-BIT SERIAL 56-PIN VQFN EP T/R

56-VQFN-Exposed-Pad-RTQ
Integrated Circuits (ICs)

ADC3424IRTQR

Active
Texas Instruments

4-CHANNEL QUAD ADC PIPELINED 125MSPS 12-BIT SERIAL 56-PIN VQFN EP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationADC3424IRTQR
Mounting TypeSurface Mount
Package / Case56-VFQFN Exposed Pad
Supplier Device Package56-QFN (8x8)

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 59.38
Texas InstrumentsLARGE T&R 1$ 72.67
100$ 64.60
250$ 53.10
1000$ 47.50

Description

General part information

ADC3424 Series

The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.

The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.