Zenode.ai Logo
Beta
48-TQFP-PFB
Integrated Circuits (ICs)

TL16C2550IPFBG4

Unknown
Texas Instruments

IC DUAL UART 16BYTE FIFO 48-TQFP

Deep-Dive with AI

Search across all available documentation for this part.

48-TQFP-PFB
Integrated Circuits (ICs)

TL16C2550IPFBG4

Unknown
Texas Instruments

IC DUAL UART 16BYTE FIFO 48-TQFP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationTL16C2550IPFBG4
Data Rate (Max)1.5 Mbps
FeaturesInternal Oscillator
FIFO's16 Byte
Mounting TypeSurface Mount
Number of Channels2
Package / Case48-TQFP
Supplier Device Package48-TQFP (7x7)
Voltage - Supply [Max]5 V
Voltage - Supply [Min]1.8 V
With Auto Flow ControlTrue
With False Start Bit DetectionTrue
With Modem ControlTrue

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 250$ 5.04

Description

General part information

TL16C2550-Q1 Series

The TL16C2550 is a dual universal asynchronous receiver and transmitter (UART). It incorporates the functionality of two TL16C550D UARTs, each UART having its own register set and FIFOs. The two UARTs share only the data bus interface and clock source, otherwise they operate independently. Another name for the uart function is Asynchronous Communications Element (ACE), and these terms will be used interchangeably. The bulk of this document describes the behavior of each ACE, with the understanding that two such devices are incorporated into the TL16C2550.

Each ACE is a speed and voltage range upgrade of the TL16C550C, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up or reset (single character or TL16C450 mode), each ACE can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and to be transmitted characters. Each receiver and transmitter store up to 16 bytes in their respective FIFOs, with the receive FIFO including three additional bits per byte for error status. In the FIFO mode, a selectable autoflow control feature can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using handshakes between theRTSoutput andCTSinput, thus eliminating overruns in the receive FIFO.

Each ACE performs serial-to-parallel conversions on data received from a peripheral device or modem and stores the parallel data in its receive buffer or FIFO, and each ACE performs parallel-to-serial conversions on data sent from its CPU after storing the parallel data in its transmit buffer or FIFO. The CPU can read the status of either ACE at any time. Each ACE includes complete modem control capability and a processor interrupt system that can be tailored to the application.

Documents

Technical documentation and resources

No documents available