Zenode.ai Logo
Beta
16-TSSOP
Integrated Circuits (ICs)

CD40102BPWR

Active
Texas Instruments

CMOS 8-STAGE PRESETTABLE 2-DECADE BCD SYNCHRONOUS DOWN COUNTER

Deep-Dive with AI

Search across all available documentation for this part.

16-TSSOP
Integrated Circuits (ICs)

CD40102BPWR

Active
Texas Instruments

CMOS 8-STAGE PRESETTABLE 2-DECADE BCD SYNCHRONOUS DOWN COUNTER

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD40102BPWR
Count Rate2.4 MHz
DirectionDown
Logic TypeBCD Counter
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements2
Operating Temperature [Max]105 ░C
Operating Temperature [Min]-55 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
ResetAsynchronous
Supplier Device Package16-TSSOP
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.41
10$ 1.26
25$ 1.20
100$ 0.98
250$ 0.92
500$ 0.81
1000$ 0.64
Digi-Reel® 1$ 1.41
10$ 1.26
25$ 1.20
100$ 0.98
250$ 0.92
500$ 0.81
1000$ 0.64
Tape & Reel (TR) 2000$ 0.60
6000$ 0.57
10000$ 0.55
Texas InstrumentsLARGE T&R 1$ 1.20
100$ 0.93
250$ 0.68
1000$ 0.49

Description

General part information

CD40102B Series

CD40102B, and CD40103B consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The CD40102B is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DEFECT output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE)\ input is high. The CARRY-OUT/ZERO-DEFECT (CO/ZD)\ output goes low when the count reaches zero if the CI/CE\ input is low, and remains low for one full clock period.

When the SYNCHRONOUS PRESET-ENABLE (SPE)\ input is low, data at the JAM input is clocked input the counter on the next positive clock transition regardless of the state of the CI/CE\ input. When the ASYNCHRONOUS PRESET-ENABLE (APE)\ input is low, data at the JAM inputs is asynchronously forced into the counter regardless of the state of the SPE\, CI/CE\, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102B and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR)\ input is low, the counter is asynchronously cleared to its maximum count (9910for the CD40102B and 25510for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

Documents

Technical documentation and resources