Zenode.ai Logo
Beta
128-pin (NNB) package image
Integrated Circuits (ICs)

ADC081000CIYB/NOPB

NRND
Texas Instruments

HIGH PERFORMANCE, LOW POWER 8-BIT, 1 GSPS A/D CONVERTER

Deep-Dive with AI

Search across all available documentation for this part.

128-pin (NNB) package image
Integrated Circuits (ICs)

ADC081000CIYB/NOPB

NRND
Texas Instruments

HIGH PERFORMANCE, LOW POWER 8-BIT, 1 GSPS A/D CONVERTER

Technical Specifications

Parameters and characteristics for this part

SpecificationADC081000CIYB/NOPB
ArchitecturePipelined
ConfigurationS/H-ADC
Data InterfaceLVDS - Parallel
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters1
Number of Bits8
Number of Inputs1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Ratio - S/H:ADC1:1
Reference TypeInternal
Sampling Rate (Per Second)1 G
Supplier Device Package128-HLQFP (20x20)
Voltage - Supply, Analog [Max]2 V
Voltage - Supply, Analog [Min]1.8 V
Voltage - Supply, Digital [Max]2 V
Voltage - Supply, Digital [Min]1.8 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 3$ 138.42
Tray 60$ 133.57
Texas InstrumentsJEDEC TRAY (10+1) 1$ 127.46
100$ 123.62
250$ 102.92
1000$ 95.83

Description

General part information

ADC081000 Series

The ADC081000 is a low power, high performance CMOS analog-to-digital converter that digitizes signals to 8 bits resolution at sampling rates up to 1.6 GSPS. Consuming a typical 1.4 Watts at 1 GSPS from a single 1.9 Volt supply, this device is ensured to have no missing codes over the full operating temperature range. The unique folding and interpolating architecture, the fully differential comparator design, the innovative design of the internal sample-and-hold amplifier and the self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing a high 7.5 ENOB with a 500 MHz input signal and a 1 GHz sample rate while providing a 10-18B.E.R. Output formatting is offset binary and the LVDS digital outputs are compliant with IEEE 1596.3-1996, with the exception of a reduced common mode voltage of 0.8V.

The converter has a 1:2 demultiplexer that feeds two LVDS buses, reducing the output data rate on each bus to half the sampling rate. The data on these buses are interleaved in time to provide a 500 MHz output rate per bus and a combined output rate of 1 GSPS.

The converter typically consumes less than 10 mW in the Power Down Mode and is available in a 128-lead HLQFP and operates over the industrial (–40°C ≤ TA≤ +85°C) temperature range.