Zenode.ai Logo
Beta
64-TQFP
Integrated Circuits (ICs)

SN75LVDT1422PAGR

Obsolete
Texas Instruments

FULL-DUPLEX SERIALIZER & DESERIALIZER

Deep-Dive with AI

Search across all available documentation for this part.

64-TQFP
Integrated Circuits (ICs)

SN75LVDT1422PAGR

Obsolete
Texas Instruments

FULL-DUPLEX SERIALIZER & DESERIALIZER

Technical Specifications

Parameters and characteristics for this part

SpecificationSN75LVDT1422PAGR
Data Rate175 Mbps
FunctionSerializer/Deserializer
Input TypeLVTTL, LVDS
Mounting TypeSurface Mount
Number of Inputs14/2
Number of Outputs2/14
Operating Temperature [Max]70 °C
Operating Temperature [Min]-10 °C
Output TypeLVDS
Package / Case64-TQFP
Supplier Device Package64-TQFP (10x10)
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsLARGE T&R 1$ 8.28
100$ 6.75
250$ 5.31
1000$ 4.50

Description

General part information

SN75LVDT1422 Series

The SN75LVDT1422 Full Duplex Serializer/Deserializer incorporates a 14-bit serializer and a 14-bit deserializer. Operation of the serializer is independent of the operation of the deserializer. The 14-bit serializer accepts 14 TTL input lines and generates 2 LVDS high-speed serial streams plus one LVDS clock signal. The 14-bit deserializer accepts 3 LVDS input signals (2 high-speed serial streams and one LVDS clock signal) and drives out 14 TTL data signals plus one TTL clock.

The serializer loads 14 data bits into registers upon the rising or falling edge of the input clock signal (CLK IN). Rising or falling edge operation can be selected via the R/F select pin for the transmitter only. The frequency of CLK IN is multiplied seven times and then used to unload the data registers in 7-bit slices. The two high-speed serial streams and a phase-locked clock (TCLK±) are then output to LVDS output drivers. The frequency of TCLK± is the same as the input clock, CLK IN.

The deserializer accepts data on two high-speed LVDS data lines. High-speed data is received and loaded into registers at the rate seven times the LVDS input clock (RCLK±). The data is then unloaded to a 14-bit wide LVTTL parallel bus at the RCLK± rate. The SN75LVDT1422 presents valid data on the falling edge of the output clock (CLK OUT).

Documents

Technical documentation and resources