Zenode.ai Logo
Beta
10-DFN
Integrated Circuits (ICs)

TPS51206DSQR

Active
Texas Instruments

2A PEAK SINK/SOURCE DDR TERMINATION REGULATOR WITH VTTREF BUFFERED REFERENCE FOR DDR2/3/3L/4

10-DFN
Integrated Circuits (ICs)

TPS51206DSQR

Active
Texas Instruments

2A PEAK SINK/SOURCE DDR TERMINATION REGULATOR WITH VTTREF BUFFERED REFERENCE FOR DDR2/3/3L/4

Technical Specifications

Parameters and characteristics for this part

SpecificationTPS51206DSQR
ApplicationsDDR, Converter
Mounting TypeSurface Mount
Number of Outputs1
Operating Temperature [Max]105 °C
Operating Temperature [Min]-40 °C
Package / Case10-WFDFN Exposed Pad
Supplier Device Package10-WSON (2x2)
Voltage - Input [Max]6.5 V
Voltage - Input [Min]3.1 V
Voltage - Output [Max]0.9 V
Voltage - Output [Min]0.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.83
10$ 0.73
25$ 0.69
100$ 0.56
250$ 0.52
500$ 0.44
1000$ 0.36
Digi-Reel® 1$ 0.83
10$ 0.73
25$ 0.69
100$ 0.56
250$ 0.52
500$ 0.44
1000$ 0.36
Tape & Reel (TR) 3000$ 0.32
6000$ 0.30
15000$ 0.29
30000$ 0.28
Texas InstrumentsLARGE T&R 1$ 0.54
100$ 0.42
250$ 0.31
1000$ 0.22

Description

General part information

TPS51206 Series

The TPS51206 device is a sink and source double date rate (DDR) termination regulator with VTTREF buffered reference output. It is specifically designed for low-input voltage, low-cost, low-external component count systems where space is a key consideration. The device maintains fast transient response and only requires 1 × 10-µF of ceramic output capacitance. The device supports a remote sensing function and all power requirements for DDR2, DDR3 and Low-Power DDR3 (DDR3L), and DDR4 VTT bus. The VTT current capability is ±2-A peak. The device supports all of the DDR power states, putting VTT to High-Z in S3 state (suspend to RAM) and discharging VTT and VTTREF in S4 or S5 state (suspend to disk).

The TPS51206 device is available in 10-Pin, 2 mm × 2 mm SON (DSQ) PowerPAD™ package and specified from –40°C to 105°C.

The TPS51206 device is a sink and source double date rate (DDR) termination regulator with VTTREF buffered reference output. It is specifically designed for low-input voltage, low-cost, low-external component count systems where space is a key consideration. The device maintains fast transient response and only requires 1 × 10-µF of ceramic output capacitance. The device supports a remote sensing function and all power requirements for DDR2, DDR3 and Low-Power DDR3 (DDR3L), and DDR4 VTT bus. The VTT current capability is ±2-A peak. The device supports all of the DDR power states, putting VTT to High-Z in S3 state (suspend to RAM) and discharging VTT and VTTREF in S4 or S5 state (suspend to disk).