Zenode.ai Logo
Beta
VQFN (RGT)
Integrated Circuits (ICs)

CDCLVP1204RGTT

Active
Texas Instruments

LOW-JITTER, TWO-INPUT, SELECTABLE 1:4 UNIVERSAL-TO-LVPECL BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

VQFN (RGT)
Integrated Circuits (ICs)

CDCLVP1204RGTT

Active
Texas Instruments

LOW-JITTER, TWO-INPUT, SELECTABLE 1:4 UNIVERSAL-TO-LVPECL BUFFER

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCLVP1204RGTT
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVCMOS, LVTTL, LVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case16-VFQFN Exposed Pad
Ratio - Input:Output [custom]2:4
Supplier Device Package16-VQFN (3x3)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 10.29
10$ 7.17
25$ 6.36
100$ 5.46
Digi-Reel® 1$ 10.29
10$ 7.17
25$ 6.36
100$ 5.46
Tape & Reel (TR) 250$ 5.02
500$ 4.76
750$ 4.62
1250$ 4.47
1750$ 4.47
Texas InstrumentsSMALL T&R 1$ 7.22
100$ 6.32
250$ 4.43
1000$ 3.57

Description

General part information

CDCLVP1204 Series

The CDCLVP1204 is a highly versatile, low additive jitter buffer that can generate four copies of LVPECL clock outputs from one of two selectable LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. The CDCLVP1204 features an on-chip multiplexer (MUX) for selecting one of two inputs that can be easily configured solely through a control terminal. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 15 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP1204 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to four pairs of differential LVPECL clock outputs (OUT0, OUT3) with minimum skew for clock distribution. The CDCLVP1204 can accept two clock sources into an input multiplexer. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP1204 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) must be applied to the unused negative input terminal. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.