Zenode.ai Logo
Beta
48-TSSOP
Integrated Circuits (ICs)

DS90CR216MTD/NOPB

NRND
Texas Instruments

+3.3V RISING EDGE DATA STROBE LVDS 21-BIT CHANNEL LINK - 66 MHZ

Deep-Dive with AI

Search across all available documentation for this part.

48-TSSOP
Integrated Circuits (ICs)

DS90CR216MTD/NOPB

NRND
Texas Instruments

+3.3V RISING EDGE DATA STROBE LVDS 21-BIT CHANNEL LINK - 66 MHZ

Technical Specifications

Parameters and characteristics for this part

SpecificationDS90CR216MTD/NOPB
Mounting TypeSurface Mount
Package / Case48-TFSOP
Package / Case0.24 in
Package / Case [custom]6.1 mm
Supplier Device Package48-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

DS90CR216A Series

+3.3V Rising Edge Data Strobe LVDS Receiver 21-Bit Channel Link - 66 MHz

PartVoltage - Supply [Max]Voltage - Supply [Min]Mounting TypePackage / CasePackage / CasePackage / Case [custom]Supplier Device Package
48-TSSOP
Texas Instruments
3.6 V
3 V
Surface Mount
48-TFSOP
0.24 in
6.1 mm
48-TSSOP
48-TSSOP
Texas Instruments
3.6 V
3 V
Surface Mount
48-TFSOP
0.24 in
6.1 mm
48-TSSOP
TSSOP (DGG)
Texas Instruments
3.6 V
3 V
Surface Mount
48-TFSOP
0.24 in
6.1 mm
48-TSSOP
48-TSSOP
Texas Instruments
3.6 V
3 V
Surface Mount
48-TFSOP
0.24 in
6.1 mm
48-TSSOP
48-TSSOP
Texas Instruments
3.6 V
3 V
Surface Mount
48-TFSOP
0.24 in
6.1 mm
48-TSSOP

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 7.98
10$ 7.21
38$ 6.87
114$ 5.97
266$ 5.70
532$ 5.19
1026$ 4.52
Texas InstrumentsTUBE 1$ 7.10
100$ 5.79
250$ 4.55
1000$ 3.86

Description

General part information

DS90CR216A Series

The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s).

The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor.

The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.