Zenode.ai Logo
Beta
5T93GL10NLGI
Integrated Circuits (ICs)

5T93GL10NLGI

Obsolete
Renesas Electronics Corporation

2.5V LVDS,1:10 GLITCHLESS CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

Search across all available documentation for this part.

5T93GL10NLGI
Integrated Circuits (ICs)

5T93GL10NLGI

Obsolete
Renesas Electronics Corporation

2.5V LVDS,1:10 GLITCHLESS CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification5T93GL10NLGI
Differential - Input:OutputTrue
Frequency - Max [Max]650 MHz
InputeHSTL, HSTL, LVTTL, LVPECL, LVDS, CML
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 C
OutputLVDS
Package / Case40-VFQFN Exposed Pad
Ratio - Input:Output [custom]10
Ratio - Input:Output [custom]2
Supplier Device Package40-VFQFPN (6x6)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]2.7 V
Voltage - Supply [Min]2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 0$ 0.00

Description

General part information

5T93GL10 Series

The 5T93GL10 2.5V differential clock buffer is a user-selectable differential input to ten LVDS outputs. The fanout from a differential input to ten LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T93GL10 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for a glitchless change-over from a primary clock source to a secondary clock source. Selectable inputs are controlled by SEL. During the switchover, the output will disable low for up to three clock cycles of the previously-selected input clock. The outputs will remain low for up to three clock cycles of the newly-selected clock, after which the outputs will start from the newly-selected input. A FSEL pin has been implemented to control the switchover in cases where a clock source is absent or is driven to DC levels below the minimum specifications. The 5T93GL10 outputs can be asynchronously enabled/ disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.

Documents

Technical documentation and resources

No documents available