Zenode.ai Logo
Beta
28-SSOP
Integrated Circuits (ICs)

CDC536DBRG4

Unknown
Texas Instruments

IC PLL CLOCK DRIVER 28SSOP

Deep-Dive with AI

Search across all available documentation for this part.

28-SSOP
Integrated Circuits (ICs)

CDC536DBRG4

Unknown
Texas Instruments

IC PLL CLOCK DRIVER 28SSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCDC536DBRG4
Differential - Input:OutputFalse
InputTTL
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
OutputLVTTL
Package / Case28-SSOP
Package / Case [custom]0.209 in
Package / Case [custom]5.3 mm
PLLYes with Bypass
Ratio - Input:Output [custom]1:6
Supplier Device Package28-SSOP
TypePLL Clock Driver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 5.57

Description

General part information

CDC536 Series

The CDC536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC536 operates at 3.3-V VCCand is designed to drive a 50-W transmission line.

The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to the input clock (CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input configures three Y outputs to operate at one-half or double the CLKIN frequency depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clock.

Documents

Technical documentation and resources

No documents available