Zenode.ai Logo
Beta
56-TSSOP
Integrated Circuits (ICs)

SN74GTLPH16912GR

Active
Texas Instruments

18-BIT LVTTL-TO-GTLP UNIVERSAL BUS TRANSCEIVER

Deep-Dive with AI

Search across all available documentation for this part.

56-TSSOP
Integrated Circuits (ICs)

SN74GTLPH16912GR

Active
Texas Instruments

18-BIT LVTTL-TO-GTLP UNIVERSAL BUS TRANSCEIVER

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74GTLPH16912GR
Current - Output High, Low24 mA
Mounting TypeSurface Mount
Number of Circuits18 Bit
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
Supplier Device Package56-TSSOP
Voltage - Supply [Max]3.45 V
Voltage - Supply [Min]3.15 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 5.07
10$ 4.55
25$ 4.31
100$ 3.73
250$ 3.54
500$ 3.18
1000$ 2.68
Digi-Reel® 1$ 5.07
10$ 4.55
25$ 4.31
100$ 3.73
250$ 3.54
500$ 3.18
1000$ 2.68
Tape & Reel (TR) 2000$ 2.55
Texas InstrumentsLARGE T&R 1$ 3.83
100$ 3.35
250$ 2.35
1000$ 1.90

Description

General part information

SN74GTLPH16912 Series

The SN74GTLPH16912 is a medium-drive, 18-bit UBT™ transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19.

GTLP is the Texas Instruments (TI™) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16912 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT= 1.2 V and VREF= 0.8 V) or GTLP (VTT= 1.5 V and VREF= 1 V) signal levels.

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREFis the B-port differential input reference voltage.