
SN74LS112ADR
ActiveDUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
Deep-Dive with AI
Search across all available documentation for this part.

SN74LS112ADR
ActiveDUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74LS112ADR |
|---|---|
| Clock Frequency | 45 MHz |
| Current - Output High, Low [custom] | 400 µA |
| Current - Output High, Low [custom] | 8 mA |
| Current - Quiescent (Iq) | 6 mA |
| Function | Reset, Set(Preset) |
| Max Propagation Delay @ V, Max CL | 20 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 1 |
| Number of Elements | 2 |
| Operating Temperature [Max] | 70 °C |
| Operating Temperature [Min] | 0 °C |
| Output Type | Complementary |
| Package / Case | 16-SOIC |
| Package / Case [x] | 0.154 in |
| Package / Case [y] | 3.9 mm |
| Supplier Device Package | 16-SOIC |
| Trigger Type | Negative Edge |
| Type | JK Type |
| Voltage - Supply [Max] | 5.25 V |
| Voltage - Supply [Min] | 4.75 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.77 | |
| 10 | $ 0.67 | |||
| 25 | $ 0.63 | |||
| 100 | $ 0.52 | |||
| 250 | $ 0.48 | |||
| 500 | $ 0.41 | |||
| 1000 | $ 0.33 | |||
| Digi-Reel® | 1 | $ 0.77 | ||
| 10 | $ 0.67 | |||
| 25 | $ 0.63 | |||
| 100 | $ 0.52 | |||
| 250 | $ 0.48 | |||
| 500 | $ 0.41 | |||
| 1000 | $ 0.33 | |||
| Tape & Reel (TR) | 2500 | $ 0.30 | ||
| 5000 | $ 0.28 | |||
| 12500 | $ 0.27 | |||
| 25000 | $ 0.26 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.55 | |
| 100 | $ 0.42 | |||
| 250 | $ 0.31 | |||
| 1000 | $ 0.22 | |||
Description
General part information
SN74LS112A Series
These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset and clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.
The SN54LS112A and SN54S112 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LS112A and SN74S112A are characterized for operation from 0°C to 70°C.
These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset and clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.
Documents
Technical documentation and resources