Zenode.ai Logo
Beta
16-DIP SOT38-1
Integrated Circuits (ICs)

SN74ALS259N

Active
Texas Instruments

IC OCT ADDRESSABLE LATCH 16-DIP

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
16-DIP SOT38-1
Integrated Circuits (ICs)

SN74ALS259N

Active
Texas Instruments

IC OCT ADDRESSABLE LATCH 16-DIP

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74ALS259N
Circuit1:8
Current - Output High, Low [custom]400 µA
Current - Output High, Low [custom]8 mA
Delay Time - Propagation2 ns
Independent Circuits1
Logic TypeD-Type, Addressable
Mounting TypeThrough Hole
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Output Type1.81 mOhm
Package / Case0.3 in
Package / Case16-DIP
Package / Case7.62 mm
Supplier Device Package16-PDIP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 2.93
10$ 2.63
25$ 2.48
100$ 2.15
250$ 2.04
500$ 1.94
Texas InstrumentsTUBE 1$ 3.61
100$ 3.17
250$ 2.22
1000$ 1.79

Description

General part information

SN74ALS259 Series

These 8-bit addressable latches are designed for general-purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and active-high decoders or demultiplexers. They are multifunctional devices capable of storing single-line data in eight addressable latches and being a 1-of-8 decoder or demultiplexer with active-high outputs.

Four distinct modes of operation are selectable by controlling the clear () and enable (G\) inputs as shown in the function table. In the addressable-latch mode, data at the data-in terminal is written into the addressed latch. The

addressed latch follows the data input with all unaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latches, G\ should be held high (inactive) while the address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output follows the level of the D input with all other outputs low. In the clear mode, all outputs are low and unaffected by the address and data inputs.

Documents

Technical documentation and resources