Zenode.ai Logo
Beta
SQA48A
Integrated Circuits (ICs)

LMH0071SQ/NOPB

Active
Texas Instruments

SD/ DVB-ASI SDI DESERIALZIER WITH LOOPTHROUGH AND LVDS INTERFACE

SQA48A
Integrated Circuits (ICs)

LMH0071SQ/NOPB

Active
Texas Instruments

SD/ DVB-ASI SDI DESERIALZIER WITH LOOPTHROUGH AND LVDS INTERFACE

Technical Specifications

Parameters and characteristics for this part

SpecificationLMH0071SQ/NOPB
Data Rate2.97 Gbps
FunctionDeserializer
Input TypeLVCMOS
Mounting TypeSurface Mount
Number of Inputs2
Number of Outputs5
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeLVDS
Package / Case48-WFQFN Exposed Pad
Supplier Device Package48-WQFN (7x7)
Voltage - Supply2.5 V, 3.3 V

LMH0071 Series

SD/ DVB-ASI SDI deserialzier with Loopthrough and LVDS Interface

PartSupplier Device PackageMounting TypeData RateOperating Temperature [Max]Operating Temperature [Min]Package / CaseVoltage - SupplyInput TypeFunctionNumber of InputsNumber of OutputsOutput Type
SQA48A
Texas Instruments
48-WQFN (7x7)
Surface Mount
2.97 Gbps
85 °C
-40 °C
48-WFQFN Exposed Pad
2.5 V
3.3 V
LVCMOS
Deserializer
2
5
LVDS
Texas Instruments-DS32ELX0421SQE/NOPB LVDS LVDS Serializer 3125Mbps 48-Pin WQFN EP T/R
Texas Instruments
48-WQFN (7x7)
Surface Mount
2.97 Gbps
85 °C
-40 °C
48-WFQFN Exposed Pad
2.5 V
3.3 V
LVCMOS
Deserializer
2
5
LVDS

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 23.24
10$ 17.06
25$ 15.48
100$ 13.71
250$ 12.85
500$ 12.65
Digi-Reel® 1$ 23.24
10$ 17.06
25$ 15.48
100$ 13.71
250$ 12.85
500$ 12.65
Tape & Reel (TR) 1000$ 12.65
Texas InstrumentsLARGE T&R 1$ 16.80
100$ 14.67
250$ 11.31
1000$ 10.12

Description

General part information

LMH0071 Series

The LMH0341/0041/0071/0051 SDI Deserializers are part of TI’s family of FPGA-Attach SER/DES products supporting 5-bit LVDS interfaces with FPGAs. When paired with a host FPGA the LMH0341 automatically detects the incoming data rate and decodes the raw 5-bit data words compliant to any of the following standards: DVB-ASI, SMPTE 259M, SMPTE 292M, or SMPTE 424M. See for details on which Standards are supported per device.

The interface between the LMH0341 and the host FPGA consists of a 5-bit wide LVDS bus, an LVDS clock and an SMBus interface. No external VCOs or clocks are required. The LMH0341 CDR detects the frequency from the incoming data stream, generates a clean clock and transmits both clock and data to the host FPGA. The LMH0341, LMH0041 and LMH0071 include a serial reclocked loopthrough with integrated SMPTE compliant cable driver. Refer to for a complete listing of single channel deserializers offered in this family.

The FPGA-Attach SER/DES product family is supported by a suite of IP which allows the design engineer to quickly develop video applications using the SER/DES products. The product is packaged in a physically small 48 pin WQFN package.