Zenode.ai Logo
Beta
CDIP (J)
Integrated Circuits (ICs)

CD54HC40103F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Deep-Dive with AI

Search across all available documentation for this part.

CDIP (J)
Integrated Circuits (ICs)

CD54HC40103F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Technical Specifications

Parameters and characteristics for this part

SpecificationCD54HC40103F3A
Count Rate18 MHz
DirectionDown
Logic TypeBinary Counter
Mounting TypeThrough Hole
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case7.62 mm, 0.3 in
Package / Case16-CDIP
Supplier Device Package16-CDIP
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsTUBE 1$ 31.49
100$ 27.51
250$ 21.21
1000$ 18.97

Description

General part information

CD54HC40103 Series

The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period.

When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.