Zenode.ai Logo
Beta
SN65LVDS93DGGR
Integrated Circuits (ICs)

SN65LVDS93DGGR

Active
Texas Instruments

LVDS SERIALIZER 1904MBPS 0.454V 56-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

SN65LVDS93DGGR
Integrated Circuits (ICs)

SN65LVDS93DGGR

Active
Texas Instruments

LVDS SERIALIZER 1904MBPS 0.454V 56-PIN TSSOP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationSN65LVDS93DGGR
Data Rate1.904 Gbps
FunctionSerializer
Input TypeLVTTL
Mounting TypeSurface Mount
Number of Inputs28
Number of Outputs4
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeLVDS
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
Supplier Device Package56-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 9.55
10$ 8.63
25$ 8.23
100$ 7.14
250$ 6.82
500$ 6.22
1000$ 5.42
Digi-Reel® 1$ 9.55
10$ 8.63
25$ 8.23
100$ 7.14
250$ 6.82
500$ 6.22
1000$ 5.42
Tape & Reel (TR) 2000$ 5.22
Texas InstrumentsLARGE T&R 1$ 7.31
100$ 5.96
250$ 4.68
1000$ 3.97

Description

General part information

SN65LVDS93B-Q1 Series

The SN65LVDS93A-Q1 FlatLink™ transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS94 and LCD panels with integrated LVDS receiver.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN65LVDS93A-Q1 requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN).SHTDNis an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.