
74LVC595APW,118
ActiveSHIFT REGISTER, 74LVC595, SERIAL TO PARALLEL, SERIAL TO SERIAL, 1 ELEMENT, 8 -BIT, 16 PINS, TSSOP
Deep-Dive with AI
Search across all available documentation for this part.

74LVC595APW,118
ActiveSHIFT REGISTER, 74LVC595, SERIAL TO PARALLEL, SERIAL TO SERIAL, 1 ELEMENT, 8 -BIT, 16 PINS, TSSOP
Technical Specifications
Parameters and characteristics for this part
| Specification | 74LVC595APW,118 |
|---|---|
| Function | Serial to Parallel, Serial |
| Logic Type | Shift Register |
| Mounting Type | Surface Mount |
| Number of Bits per Element [custom] | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 C |
| Output Type | Tri-State |
| Package / Case | 16-TSSOP |
| Package / Case [y] | 4.4 mm |
| Package / Case [y] | 0.173 in |
| Supplier Device Package | 16-TSSOP |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.65 V |
74LVC595APW Series
8-bit serial-in/serial-out or parallel-out shift register; 3-state
| Part | Mounting Type | Number of Elements | Output Type | Operating Temperature [Max] | Operating Temperature [Min] | Voltage - Supply [Min] | Voltage - Supply [Max] | Number of Bits per Element [custom] | Logic Type | Supplier Device Package | Package / Case [y] | Package / Case | Package / Case [y] | Function |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Nexperia USA Inc. | Surface Mount | 1 | Tri-State | 125 °C | -40 C | 1.65 V | 3.6 V | 8 | Shift Register | 16-TSSOP | 4.4 mm | 16-TSSOP | 0.173 in | Serial Serial to Parallel |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | N/A | 0 | $ 0.63 | |
Description
General part information
74LVC595APW Series
The 74LVC595A is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous resetMRinput. A LOW onMRwill reset the shift register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. Data in the storage register appears at the output whenever the output enable input (OE) is LOW. A HIGH onOEcauses the outputs to assume a high-impedance OFF-state. Operation of theOEinput does not affect the state of the registers. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFFcircuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
Documents
Technical documentation and resources