
SN74LS273N
ActiveFLIP FLOP D-TYPE BUS INTERFACE POS-EDGE PUSH-PULL 1-ELEMENT 20-PIN PDIP TUBE
Deep-Dive with AI
Search across all available documentation for this part.

SN74LS273N
ActiveFLIP FLOP D-TYPE BUS INTERFACE POS-EDGE PUSH-PULL 1-ELEMENT 20-PIN PDIP TUBE
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74LS273N |
|---|---|
| Clock Frequency | 40 MHz |
| Current - Output High, Low [custom] | 400 µA |
| Current - Output High, Low [custom] | 8 mA |
| Current - Quiescent (Iq) | 27 mA |
| Max Propagation Delay @ V, Max CL | 27 ns |
| Mounting Type | Through Hole |
| Number of Bits per Element | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 70 °C |
| Operating Temperature [Min] | 0 °C |
| Output Type | Non-Inverted |
| Package / Case | 20-DIP |
| Package / Case | 7.62 mm |
| Package / Case | 0.3 in |
| Supplier Device Package | 20-PDIP |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 5.25 V |
| Voltage - Supply [Min] | 4.75 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Arrow | N/A | 1 | $ 1.12 | |
| 10 | $ 0.70 | |||
| 100 | $ 0.60 | |||
| Digikey | Tube | 1 | $ 1.30 | |
| 20 | $ 1.16 | |||
| 40 | $ 1.10 | |||
| 100 | $ 0.91 | |||
| 260 | $ 0.85 | |||
| 500 | $ 0.75 | |||
| 1000 | $ 0.59 | |||
| 2500 | $ 0.55 | |||
| 5000 | $ 0.52 | |||
| Texas Instruments | TUBE | 1 | $ 0.96 | |
| 100 | $ 0.74 | |||
| 250 | $ 0.55 | |||
| 1000 | $ 0.39 | |||
Description
General part information
SN74LS273 Series
These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic with a direct clear input.
Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.
These flip-flops are guaranteed to respond to clock frequencies ranging form 0 to 30 megahertz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 39 milliwatts per flip-flop for the ´273 and 10 milliwatts for the ´LS273.
Documents
Technical documentation and resources