Zenode.ai Logo
Beta
74HC4017D-Q100J
Integrated Circuits (ICs)

74HC4017D-Q100J

Active
Nexperia USA Inc.

COUNTER, DECADE, JOHNSON, 74HC, 83 MHZ, MAX COUNT 9, 2 V TO 6 V, 16 PINS, SOIC

Deep-Dive with AI

Search across all available documentation for this part.

74HC4017D-Q100J
Integrated Circuits (ICs)

74HC4017D-Q100J

Active
Nexperia USA Inc.

COUNTER, DECADE, JOHNSON, 74HC, 83 MHZ, MAX COUNT 9, 2 V TO 6 V, 16 PINS, SOIC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74HC4017D-Q100J
Count Rate83 MHz
DirectionUp
GradeAutomotive
Logic TypeDecade, Counter
Mounting TypeSurface Mount
Number of Bits per Element [custom]10
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Package / Case16-SOIC
Package / Case0.154 in, 3.9 mm
QualificationAEC-Q100
ResetAsynchronous
Supplier Device Package16-SO
TimingSynchronous
Trigger TypeNegative, Positive
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 2298$ 0.80

Description

General part information

74HC4017D-Q100 Series

The 74HC4017-Q100; 74HCT4017-Q100 is a 5-stage Johnson decade counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5-9), two clock inputs (CP0 andCP1) and an overriding asynchronous master reset input (MR). The counter is advanced by either a LOW-to-HIGH transition at CP0 whileCP1 is LOW or a HIGH-to-LOW transition atCP1 while CP0 is HIGH. When cascading counters, theQ5-9 output, which is LOW while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP0 input of the next counter. A HIGH on MR resets the counter to zero (Q0 =Q5-9 = HIGH; Q1 to Q9 = LOW) independent of the clock inputs (CP0 andCP1). Automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.