
2308-2HPGGI
Obsolete3.3V ZERO DELAY CLOCK MULTIPLIER
Deep-Dive with AI
Search across all available documentation for this part.

2308-2HPGGI
Obsolete3.3V ZERO DELAY CLOCK MULTIPLIER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 2308-2HPGGI |
|---|---|
| Differential - Input:Output [custom] | False |
| Differential - Input:Output [custom] | False |
| Frequency - Max [Max] | 133.3 MHz |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 C |
| Output | LVTTL |
| Package / Case | 16-TSSOP |
| Package / Case [y] | 4.4 mm |
| Package / Case [y] | 0.173 in |
| PLL | True |
| Ratio - Input:Output | 1:8 |
| Supplier Device Package | 16-TSSOP |
| Type | Multiplier, Zero Delay Buffer |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | N/A | 0 | $ 0.00 | |
Description
General part information
2308-2H Series
The IDT2308 is a high-speed phase-lock loop (PLL) clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The IDT2308 has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the IDT2308 enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25μA. The IDT2308 is available in six unique configurations for both prescaling and multiplication of the Input REF Clock. (See available options table.)The PLL is closed externally to provide more flexibility by allowing the user to control the delay between the input clock and the outputs. The IDT2308 is characterized for both Industrial and Commercial operation.
Documents
Technical documentation and resources