Zenode.ai Logo
Beta
RHD-28-VQFN Pkg
Integrated Circuits (ICs)

CDCLVP1208RHDR

Active
Texas Instruments

LOW JITTER, 2-INPUT SELECTABLE 1:8 UNIVERSAL-TO-LVPECL BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

RHD-28-VQFN Pkg
Integrated Circuits (ICs)

CDCLVP1208RHDR

Active
Texas Instruments

LOW JITTER, 2-INPUT SELECTABLE 1:8 UNIVERSAL-TO-LVPECL BUFFER

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCLVP1208RHDR
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVCMOS, LVTTL, LVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case28-VFQFN Exposed Pad
Ratio - Input:Output [custom]8
Ratio - Input:Output [custom]2
Supplier Device Package28-VQFN (5x5)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 9.77
10$ 8.83
25$ 8.42
100$ 7.31
250$ 6.98
500$ 6.37
1000$ 5.54
Digi-Reel® 1$ 9.77
10$ 8.83
25$ 8.42
100$ 7.31
250$ 6.98
500$ 6.37
1000$ 5.54
Tape & Reel (TR) 3000$ 5.34
Texas InstrumentsLARGE T&R 1$ 7.48
100$ 6.10
250$ 4.79
1000$ 4.07

Description

General part information

CDCLVP1208 Series

The CDCLVP1208 is a highly versatile, low additive jitter buffer that can generate eight copies of LVPECL clock outputs from one of two selectable LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. The CDCLVP1208 features an on-chip multiplexer (MUX) for selecting one of two inputs that can be easily configured solely through a control terminal. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 20 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP1208 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to eight pairs of differential LVPECL clock outputs (OUT0, OUT7) with minimum skew for clock distribution. The CDCLVP1208 can accept two clock sources into an input multiplexer. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP1208 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) should be applied to the unused negative input terminal. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.

Documents

Technical documentation and resources