Zenode.ai Logo
AD6677BCPZ
RF and Wireless

AD6677BCPZ

Active
Analog Devices Inc./Maxim Integrated

RF RECEIVER 1.8V 32-PIN LFCSP EP TRAY

Deep-Dive with AI

Search across all available documentation for this part.

AD6677BCPZ
RF and Wireless

AD6677BCPZ

Active
Analog Devices Inc./Maxim Integrated

RF RECEIVER 1.8V 32-PIN LFCSP EP TRAY

Technical Specifications

Parameters and characteristics for this part

SpecificationAD6677BCPZ
FunctionIF Receiver
Mounting TypeSurface Mount
Package / Case32-WFQFN Exposed Pad, CSP
Package Length5 mm
Package Name32-LFCSP
Package Width5 mm
RF TypeW-CDMA, TDS-CDMA, LTE
Sample Rate (Maximum)250 MSPS
PartPackage LengthPackage NamePackage WidthRF TypePackage / CaseFunctionSample Rate (Maximum)Mounting TypeFor Use With/Related ProductsSupplied ContentsContentsTypeUtilized IC / PartFrequency
AD6677BCPZ
Analog Devices Inc./Maxim Integrated
5 mm
32-LFCSP
5 mm
LTE
TDS-CDMA
W-CDMA
32-WFQFN Exposed Pad
CSP
IF Receiver
250 MSPS
Surface Mount
AD6677EBZ
Analog Devices Inc./Maxim Integrated
AD6677
Board(s)
Board
Receiver
AD6677
32-LFCSP-WQ
Analog Devices Inc./Maxim Integrated
5 mm
32-LFCSP
5 mm
CDMA
LTE
W-CDMA
WiMAX
32-WFQFN Exposed Pad
CSP
Receiver
Surface Mount
80 MHz

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$Updated
ArrowN/A 1$ 12.471m+
DigikeyTray 9$ 85.60<1d
18$ 82.50
27$ 80.77
108$ 75.30

CAD

3D models and CAD resources for this part

Description

General part information

AD6677 Series

The AD6677 is an 11-bit, 250 MSPS, intermediate frequency (IF) receiver specifically designed to support multi-antenna systems in telecommunication applications where high dynamic range performance, low power, and small size are desired.The device consists of a high performance analog-to-digital converter (ADC) and a noise shaping requantizer (NSR) digital block. The ADC consists of a multistage, differential pipelined architecture with integrated output error correction logic, and each ADC features a wide bandwidth switched capacitor sampling network within the first stage of the differential pipeline. An integrated voltage reference eases design considerations. A duty cycle stabilizer (DCS) compensates for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.The ADC output is connected internally to an NSR block. The integrated NSR circuitry allows for improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes selectable via the SPI. With the NSR feature enabled, the output of the ADC are processed such that the AD6677 supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining an 11-bit output resolution.The NSR block can be programmed to provide a bandwidth of either 22% or 33% of the sample clock. For example, with a sample clock rate of 250 MSPS, the AD6677 can achieve up to 76.3 dBFS SNR for a 55 MHz bandwidth in the 22% mode and up to 73.5 dBFS SNR for a 82 MHz bandwidth in the 33% mode.When the NSR block is disabled, the ADC data is provided directly to the output at a resolution of 11 bits. The AD6677 can achieve up to 65.9 dBFS SNR for the entire Nyquist bandwidth when operated in this mode. This allows the AD6677 to be used in telecommunication applications such as a digital predistortion observation path where wider bandwidths are required.The output data is routed directly to an external JESD204B serial output lane. This output is at current mode logic (CML) voltage levels. One mode is supported such that the output coded data is sent through one lane (L = 1; F = 4). Synchronization input controls (SYNCINB± and SYSREF±) are provided.The AD6677 receiver digitizes a wide spectrum of IF frequencies. This IF sampling architecture greatly reduces component cost and complexity compared with traditional analog techniques or less integrated digital methods.Flexible power-down options allow significant power savings, when desired. Programmable overrange level detection is supported via dedicated fast detect pins.PRODUCT HIGHLIGHTSThe configurable JESD204B output block with an integrated phase-locked loop (PLL) to support lane rates up to 5 Gbps.IF receiver includes an 11-bit, 250 MSPS ADC with programmable noise shaping requantizer (NSR) function that allows for improved SNR within a reduced bandwidth of 22% or 33% of the sample rate.Support for an optional RF clock input to ease system board design.Proprietary differential input maintains excellent SNR performance for input frequencies of up to 400 MHz.An on-chip integer, 1 to 8 input clock divider and SYNC input allows synchronization of multiple devices.Operation from a single 1.8 V power supply.Standard serial port interface (SPI) that supports various product features and functions, such as controlling the clock DCS, power-down, test modes, voltage reference mode, overrange fast detection, and serial output configuration.APPLICATIONSCommunicationsDiversity radio and smart antenna (MIMO) systemsMultimode digital receivers (3G)TD-SCDMA, WiMAX, WCDMA,CDMA2000, GSM, EDGE, LTEI/Q demodulation systemsGeneral-purpose software radios