Zenode.ai Logo
Beta
MC14017BDR2
Integrated Circuits (ICs)

MC100EL15D

Active
ON Semiconductor

IC CLOCK BUFFER MUX 2:4 16-SOIC

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
MC14017BDR2
Integrated Circuits (ICs)

MC100EL15D

Active
ON Semiconductor

IC CLOCK BUFFER MUX 2:4 16-SOIC

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationMC100EL15D
Mounting TypeSurface Mount
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Ratio - Input:Output [custom]2:4
Supplier Device Package16-SOIC
TypeFanout Buffer (Distribution), Multiplexer

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 184$ 1.63

Description

General part information

MC100EL15 Series

The MC10EL/100EL15 is a low skew 1:4 clock distribution chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. If a single-ended input is to be used the VBBoutput should be connected to the CLK input and bypassed to ground via a 0.01 F capacitor. The VBBoutput is designed to act as the switching reference for the input of the EL15 under single-ended input conditions, as a result this pin can only source/sink up to 0.5mA of current.The EL15 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input.The common enable (ENbar) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input.The 100 series contains temperature compensation.

Documents

Technical documentation and resources