
AD5330BRUZ
Active2.5V TO 5.5V, 115ΜA PARALLEL INTERFACE SINGLE VOLTAGE-OUTPUT 8-BIT DAC
Deep-Dive with AI
Search across all available documentation for this part.

AD5330BRUZ
Active2.5V TO 5.5V, 115ΜA PARALLEL INTERFACE SINGLE VOLTAGE-OUTPUT 8-BIT DAC
Technical Specifications
Parameters and characteristics for this part
| Specification | AD5330BRUZ |
|---|---|
| Architecture | String DAC |
| Data Interface | Parallel |
| Differential Output | No |
| DNL (LSB) Tolerance | 0.02 LSB |
| INL (LSB) Tolerance | 0.15 LSB |
| Mounting Type | Surface Mount |
| Number of Bits | 8 bits |
| Number of D/A Converters | 1 count |
| Operating Temperature (Max) | 105 °C |
| Operating Temperature (Min) | -40 °C |
| Output Type | Voltage - Buffered |
| Package Length | 0.173 in |
| Package Name | 20-TSSOP |
| Package Width | 4.4 mm |
| Reference Type | External |
| Settling Time | 8 µs |
| Voltage - Supply, Analog (Max) | 5.5 V |
| Voltage - Supply, Analog (Min) | 2.5 V |
| Voltage - Supply, Digital (Max) | 5.5 V |
| Voltage - Supply, Digital (Min) | 2.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | Updated |
|---|---|---|---|---|
| Digikey | Tube | 1 | $ 6.76 | <1d |
| 10 | $ 5.20 | |||
| 75 | $ 4.46 | |||
| 150 | $ 4.29 | |||
| 300 | $ 4.15 | |||
| 525 | $ 4.05 | |||
| 1050 | $ 3.95 | |||
| 2550 | $ 3.85 | |||
CAD
3D models and CAD resources for this part
Description
General part information
AD5330 Series
The AD5330 /AD5331/AD5340/AD5341are single 8-/10-/12-bit DACs. They operate from a 2.5 V to 5.5 V supply consuming just 115 μA at 3 V and feature a power-down mode that further reduces the current to 80 nA. The devices incorporate an on-chip output buffer that can drive the output to both supply rails, but the AD5330, AD5340, and AD5341 allow a choice of buffered or unbuffered reference input.The AD5330 / AD5331 / AD5340 / AD5341 have a parallel interface.CSselects the device and data is loaded into the input registers on the rising edge ofWR.The GAIN pin allows the output range to be set at 0 V to VREFor 0 V to 2 × VREF.Input data to the DACs is double-buffered, allowing simultaneous update of multiple DACs in a system using theLDACpin.An asynchronousCLRinput is also provided, which resets the contents of the input register and the DAC register to all zeros. These devices also incorporate a power-on reset circuit that ensures that the DAC output powers on to 0 V and remains there until valid data is written to the device.The AD5330 / AD5331 / AD5340 / AD5341 are available in thin shrink small outline packages (TSSOP).APPLICATIONSPortable battery-powered instrumentsDigital gain and offset adjustmentProgrammable voltage and current sourcesProgrammable attenuatorsIndustrial process control
Documents
Technical documentation and resources